

1

**APPLICATION NOTE** 

# **SKY77344-21 Power Amplifier Module — Evaluation Information**

**Applicability: SKY77344 Version -21** 

#### Introduction

This Application Note describes the functionality, board layout and applications instructions of the SKY77344-21 Power Amplifier Module.

The SKY77344-21 Power Amplifier Module (PAM) is designed for quad-band cellular handsets comprising GSM850/900, DCS1800/ PCS1900, and supports Class 12 General Packet Radio Service (GPRS) multi-slot operation, and Enhanced Data GSM Environment (EDGE) (8PSK) linear modulation. A single analog control voltage is used at the VRAMP port for both GMSK and EDGE modes. The active logic level at the MODE terminal determines the function of the VRAMP signal.

The EDGE mode is supported with a linear open loop configuration where amplifier gain is held constant with VRAMP and output power is determined by input power. GMSK mode is supported by operating the SKY77344-21 as a variable gain amplifier where VRAMP controls gain and resultant output power.

The SKY77344-21 PAM consists of an Indium Gallium Phosphide (InGaP) PA block, a BiCMOS multi-function controller (MFC) block, and impedance-matching circuitry. The new BiCMOS collector voltage amplitude controller (COVAC) provides envelope amplitude control and bias optimization for each mode of operation, thus reducing sensitivity to input drive, temperature, power supply, and process variations. Embedded within a single Gallium Arsenide (GaAs) die using InGaP technology, one Heterojunction Bipolar Transistor (HBT) PA lineup supports the GSM850/900 bands and another supports the DCS1800 and PCS1900 bands.

The module also contains band select switching circuitry to select GSM (logic 0) and DCS/PCS (logic 1) as determined from the Band Select (BS) signal. As determined by the MODE control, VRAMP controls the level of output power for GMSK modulation or optimizes the performance for EDGE modulation. The Enable input signal allows initial turn-on of the PAC circuitry to minimize battery drain.



Figure 1. SKY77344-21 Functional Block Diagram

201236\_002

#### **OPERATIONAL CONSIDERATIONS**

The SKY77344-21 is intended for multi-modulation GSM/GPRS/EDGE handset applications. The next two sections will describe how the module should be configured for use with GSM/GPRS and the EDGE waveforms.

#### **GSM/GPRS OPERATION**

For GMSK operation, set EN input high and MODE low (< 0.5 V). Select the desired TX band by setting the BS low (CEL/EGSM) or high (DCS/PCS). VRAMP is a pulsed ramp input that controls the module output power in a manner similar to a traditional "VAPC" or "VPC" input control signal. The pulsed ramp profile is optimized with the baseband DAC control software to be compliant with PVT and ORFS due to switching system specifications.

#### VRAMP Filter

It is advisable to use a first order RC network on VRAMP line to filter noise introduced by the baseband DAC. The filter should be designed so as to not slow down the power mask timing requirements.

Recommended RC network values are:  $R = 110 \Omega$ , C = 10 nF, (FPOLE = 145 kHz).

Depending upon the baseband DAC operating characteristics, the RC network can be redesigned or eliminated. The values selected for the RC network are critical for correct saturation detection / correction operation. A limit of R < 1 k $\Omega$  is recommended.

#### **Power Control Scheme**

An integrated power control scheme is used to control the PA output power for GMSK operation. The COVAC configuration combined with a coupler / log detector provides a closed loop feedback mechanism. The COVAC scheme is based on limiting power at the collector by limiting collector voltage while the feedback path monitors output power. During saturated GMSK operation, the RF input drive is held constant while saturation characteristics of the amplifier are used to control output power. Reduction of the collector voltage of the amplifier driver stages forces saturation, effectively limiting the large signal gain and reducing the drive level to the final stage amplifier. Coincident reduction of the quiescent current in the amplifier provides reduction of the small signal gain along with reduced current drain. Significant reduction of the final stage bias point below the base-emitter voltage is required to meet aggressive low power performance as well.

Table 2 is a simplified schematic of PA control scheme which senses the detected output power, compares it to the external VRAMP signal and sets the required bias voltage at the PA collector.



Figure 2. SKY77344-21 Power Control Scheme – GMSK Mode

#### Saturation Detection/Correction Operation Description and External VRAMP Filter Guideline

When the SKY77344-21 PAM saturates under conditions of low battery and/or VSWR, a decrease in the internal power control loop gain-bandwidth occurs, producing high level switching transients on the falling edge of the burst. To prevent this condition, the SKY77344-21 includes an autonomous saturation detection / correction function. When saturation is detected, output power is reduced by approximately 0.5 dB which is sufficient to increase the loop gain-bandwidth to a level that restores switching transients to specification compliance (with additional production margin).

Under some environmental conditions, the PA may enter soft saturation, which is the transition region between no saturation and hard saturation. To ensure compliant switching transients in this region, the PA is "tested" for soft saturation by pushing the PA into hard saturation. This is achieved by reducing the output power approximately 0.5 dB about 100  $\mu$ s after the start of every burst. This "correct every burst" feature occurs for all V<sub>RAMP</sub> levels greater than 1.0 V. Saturation is detected during the first 100  $\mu$ s or "high" part of the carrier power envelope followed by the required power reduction. Whether the PA is saturated or non-saturated, a ~0.5 dB power correction will be observed for all V<sub>RAMP</sub> levels greater than 1.0 V. Nominally, this power correction will occur ~100  $\mu$ s after the start of the burst.

However, as V<sub>RAMP</sub> exceeds the voltage required for nominal rated output power ( $\sim$ 1.85 V), the correction duty cycle will increase from 100 µs / 577 µs (17%) to 100%. As the applied V<sub>RAMP</sub> is increased beyond that required for nominal rated power, the internal V<sub>RAMP</sub>, which references the internal PA control loop, must be further decreased to pull the control loop out of saturation. Since the internal pullback time constant is fixed, this action requires additional time and results in increasing the correction duty cycle. For V<sub>RAMP</sub> greater than  $\sim$ 2.2 V, which is beyond the normal operating region of the device, the duty cycle is  $\sim$ 100% and the saturation detection/correction circuitry is no longer active.

Under conditions of low battery and/or VSWR PA load, where the saturated PA output power (PSAT) has decreased, the correction duty cycle will also increase beyond the nominal 17%. The internal VRAMP must be decreased below the lower VRAMP @PSAT value to pull the control loop out of saturation. Since the internal pullback time constant is fixed, this action requires additional time or longer correction duty cycle. To ensure part-to-part constancy, the correction factor (~0.5 dB for Low Band, ~0.4 dB for High Band) is screened at production test.

Figure 3 illustrates a block diagram of the saturation detection/correction technique used in the SKY77344-21. Depicted are the power amplifier, detector, collector voltage power control loop, and the saturation detection/correction functions, VRAMP comparator, timer, correction offset ramp generator, loffset current source, and saturation detector.



Figure 3. SKY77344-21 Block Diagram of Saturation Detection / Correction Technique

Also shown in Figure 3 are two VRAMP RC LP filters. The internal LP filter has a  $\sim$ 335 kHz 3 dB cutoff frequency which is adequate for suppressing DAC quarter-bit step transition transients. If courser DAC step sizes are used, an external VRAMP filter may be added for additional transient suppression. However, the values selected for Rext and Cext are critical for correct saturation detection / correction operation. Selection guidelines for the Rext and Cext values are addressed in the last section.

When  $V_{RAMP}$  exceeds ~1.0 V, an internal 100  $\mu$ s timer is initiated. After the timer expires, saturation is checked followed by the power correction. The internal reference voltage applied to the power control loop integrator input ( $V_{RAMP}F_{ILT}$ ) is reduced by subtracting a linearly increasing voltage offset from the applied  $V_{RAMP}$  control level. This voltage offset is created by sinking a linearly increasing offset current ( $I_{OFFSET}$  < 100  $\mu$ A) across the internal and external  $V_{RAMP}$  LP filter resistors. The  $V_{RAMP}F_{ILT}$  power control reference voltage decreases with time until the ~0.5 dB power reduction target is met, at which point  $I_{OFFSET}$  is held constant until  $V_{RAMP}$  decreases below 0.9 V or a PA enable high-to-low transition occurs. For multi-slot GMSK-to-GMSK operation, transitioning  $V_{RAMP}$  below ~0.9 V between slots is required to reset the saturation detection/correct function for correct operation in the following slot.

Voffset = (Rext + R1) \* Ioffset \* Delta T

Where:

Rext = external Vramp filter resistor

R1 = internal VRAMP filter resistor segment (approximately 3 k $\Omega$ ).

**I**offset = linearly increasing current ramp (1.1 A per second).

Delta T = Voffset ramp duration: Time between saturation detection and Pout reduction completion.

The Voffset ramp slope was optimized with the internal closed loop time constants to achieve correct saturation detection / correction operation. If Rext is non-zero, the Voffset ramp slope [( Rext + R1)\* loffset] is faster than the loop time constants causing Pout to reduce beyond the  $\sim$ 0.5 dB design point.

To maintain the Pout reduction within a  $\sim$ 0.4 dB for HB to  $\sim$ 0.5 dB for LB window, limiting Rext to < 1 k $\Omega$  is recommended. For a desired filter pole, the external shunt capacitor (Cext) should be increased using the following relation.

Cext =  $1/(2\pi * \text{Fpole * Rext})$ .

#### **EDGE (8PSK) OPERATION**

The module operates in a linear open loop configuration with Pout controlled by the input power (Pin). Output power is defined as:

$$P_{OUT} = P_{IN} + Gain$$

To operate the SKY77344-21 in EDGE (8PSK) mode, set both EN input and MODE high. Select the desired TX band by setting BS low for CEL/EGSM or high for DCS/PCS. The analog input, VRAMP, adjusts the quiescent current and is set to obtain the desired ACPR and EVM margin for the appropriate band. VRAMP is intended to remain fixed throughout the transmit slot.

Using bias control, VRAMP, allows gain control and optimization of the current at lower output power; however, the bias control greatly affects the linearity of the module. Achieving the desired power while simultaneously meeting the linearity requirements necessitates careful setting of VRAMP.

During the linear EDGE mode, the amplifier quiescent current must be maintained constant, independent of temperature, to maintain constant intercept performance. The disadvantage of constant bias is that the small signal gain decreases with increasing temperature. Voltage headroom on each amplifier stage must also be maintained to prevent compression and degradation of the linearity. At reduced output power levels, the quiescent bias can be reduced to minimize current drain. Analog control of the bias points is provided through the VRAMP control signal. Output power is detected and translated to DC voltage linearly relative to the output power in dB.

Closed loop power control for EDGE mode is made possible with the RF power detector voltage at the VDET terminal. When the PA is disabled (EN < 0.5 V), the VDET terminal is tri-state (high impedance), allowing other 3G PAs to share a common VDET connection. A power control circuit external to the MFC can use this signal to achieve closed loop EDGE operation. Saturation Detection / Correction is disabled in EDGE operation.

## **LOGIC and INPUT SETTINGS**

**Table 1. Control Logic** 

| Operational State           | EN | BS | MODE | VRAMP               |
|-----------------------------|----|----|------|---------------------|
| Standby/PA off              | 0  | Х  | Х    | Х                   |
| Low band GMSK <sup>2</sup>  | 1  | 0  | 0    | Active <sup>2</sup> |
| Low band EDGE <sup>3</sup>  | 1  | 0  | 1    | Active <sup>3</sup> |
| High band GMSK <sup>2</sup> | 1  | 1  | 0    | Active <sup>2</sup> |
| High band EDGE <sup>3</sup> | 1  | 1  | 1    | Active <sup>3</sup> |

<sup>1</sup> X = don't care

Table 2. Maximum Bias Voltages to Achieve Rated POUT – EDGE and GMSK

| Band and Modulation | Input |      |  |
|---------------------|-------|------|--|
|                     | VRAMP | Mode |  |
| CEL/EGSM_TX EDGE    | 2.0 V | High |  |
| DCS/PCS_TX EDGE     | 2.0 V | High |  |
| CEL/EGSM_TX GMSK    | 2.0 V | Low  |  |
| DCS/PCS_TX GMSK     | 2.0 V | Low  |  |

## SKY77344-21 Test Fixture

The SKY77344-21 test fixture assembly is shown in Figure 3 and the schematic of the test fixture is shown in Figure 4. Artwork of the four layers of the test fixture assembly is shown in Figure 5 through Figure 8.

Not all components shown are installed on the test fixture. R1 is installed to connect VRAMP from P1. Alternately, R2 and J1 may be installed to allow application of VRAMP via the SMA coaxial connector. C3, C6, and C7 are not normally installed but provide mounting locations for additional capacitance to VBATT to insure good low frequency bypassing, depending on the quality of the bench power supply used. A VBATT\_SENSE line (Figure 3, connector P1.5) provides feedback to a sensing power supply to help maintain proper voltage under transient conditions.

A single analog control voltage is used at the VRAMP port for both the GMSK and EDGE modes. The active signal is ultimately determined by the MODE control logic level applied. Figure 11 through Figure 15 provide recommended control timing and VRAMP profiles for proper operation in GMSK mode, EDGE mode, and multimode slot-to-slot operation. Table 1 shows the proper control logic combinations for GMSK and EDGE modes of operation for low band and high band.

<sup>&</sup>lt;sup>2</sup> VRAMP controls output power

<sup>3</sup> VRAMP sets PA bias



NOTE: Components shaded in **BLUE** are not installed on latest BOM revision.

Figure 4. SKY77344-21 Power Amplifier Text Fixture



## NOTES: UNLESS OTHERWISE SPECIFIED

- 1. Components shaded in **BLUE** are not installed on latest BOM revision.
- 2. For component values see Bill of Materials referenced in Assembly Drawing EN30-D120.
- 3. Test fixture schematic differs from Figure 9 (Application Circuit Diagram) due to specific testing requirements.

Figure 5. Power Amplifier Test Fixture Schematic Diagram - SKY77344-21



Figure 6. SKY77344-21 Power Amplifier Test Fixture PCB Layer 1



Figure 7. SKY77344-21 Power Amplifier Test Fixture PCB Layer 2



Figure 8. SKY77344-21 Power Amplifier Test Fixture PCB Layer 3



Figure 9. SKY77344-21 Power Amplifier Test Fixture PCB Layer 4



NOTE: Place the 22  $\mu\text{F}$  and 2.2  $\mu\text{F}$  0402 caps as close as possible to the VBATT pad.

201236\_010

Figure 10. Application Circuit Diagram for SKY77344-21 Power Amplifier

## **Battery Bypassing**

VBATT line of the PA module requires low frequency bypassing capacitance. In modern communication systems, a GSM PA draws rapid pulses of current that can cause a significant transient during the transmission. This might affect the output power mask at high power levels. Most lab supplies are not suited for digital communications and do not emulate the phone board battery condition. Hence, in some cases a higher value capacitor of 68 µF may be required.

In the phone board, battery ESR will reduce the transient voltage pulse and should not require more than a 22µF bypass capacitor. The bypass capacitor should be a good quality ceramic or tantalum capacitor.

## **INPUT / OUTPUT PAD DESCRIPTION**



Figure 11. SKY77344-21 Pad Names and Configuration (Top View)

**Table 3. SKY77344-21 Pad Descriptions** 

| Pad <sup>1</sup> | Name        | Description                                                   |  |
|------------------|-------------|---------------------------------------------------------------|--|
| 1                | BS          | Band Select:<br>Low = GSM850/900 TX; High = DCS1800 / PCS1900 |  |
| 2                | ENABLE      | Transmit Enable / Disable:<br>High = Enable, Low = Disable    |  |
| 3                | VRAMP       | GMSK Power Control / EDGE Mode Bias Control                   |  |
| 4                | DCS/PCS_IN  | DCS1800 / PCS1900 RF Input                                    |  |
| 5                | GSM_IN      | GSM850/900 RF Input                                           |  |
| 13               | GSM_OUT     | GSM850/900 RF Output                                          |  |
| 15               | DCS/PCS_OUT | DCS1800 / PCS1900 RF Output                                   |  |
| 17               | VBATT1      | DC (Battery) Supply                                           |  |
| 18               | VBATT2      | DC (Battery) Supply                                           |  |
| 19               | VDET        | RF Log Detector Output                                        |  |
| 20               | MODE        | GMSK/EDGE Power Control Mode:<br>Low = GMSK, High = EDGE      |  |
| GROUND           | GROUND PAD  | Ground pad is device underside.                               |  |

<sup>1.</sup> Pad numbers 6-12, 14, 16 are GROUND pads



Figure 12. Transmit Timing Diagram for Single-Slot GMSK Operation



Figure 13. Transmit Timing Diagram for Single-Slot EDGE Timing



Figure 14. Transmit Timing Diagram for Multi-slot GMSK to EDGE Slot Operation



Figure 15. Transmit Timing Diagram for Multi-slot GMSK to EDGE Operation – Maximum Timing Advance



Figure 16. Transmit Timing Diagram for Multi-slot EDGE to GMSK Operation



Figure 17. Transmit Timing Diagram for Multi-slot GMSK to GMSK Operation



**Figure 18. Recommended RAMP Profile** 

**GMSK Ramp Profile Recommendations** 

- 3 µs from ENABLE edge to VRAMP pedestal set (precharge)
- 5 µs VRAMP pedestal set at -2 dBm (LB), -5 dBm (HB)
- TX ANT SW EN set at end of pedestal
- 10 µs log ramp-up profile

- 10 µs log ramp-down profile
- 1.5 µs dwell at 500 mV ramp level
- VRAMP transitioned low
- ENABLE, TX\_ANT\_SW\_EN set low

## **Revision History**

| Revision | Date              | Description     |
|----------|-------------------|-----------------|
| A        | February 16, 2010 | Initial Release |

#### References

Data Sheet: SKY77344-21 PA Module for Quad-Band GSM / EDGE, Document No. 201086

Copyright © 2010 Skyworks Solutions, Inc. All Rights Reserved.

Information in this document is provided in connection with Skyworks Solutions, Inc. ("Skyworks") products or services. These materials, including the information contained herein, are provided by Skyworks as a service to its customers and may be used for informational purposes only by the customer. Skyworks assumes no responsibility for errors or omissions in these materials or the information contained herein. Skyworks may change its documentation, products, services, specifications or product descriptions at any time, without notice. Skyworks makes no commitment to update the materials or information and shall have no responsibility whatsoever for conflicts, incompatibilities, or other difficulties arising from any future changes.

No license, whether express, implied, by estoppel or otherwise, is granted to any intellectual property rights by this document. Skyworks assumes no liability for any materials, products or information provided hereunder, including the sale, distribution, reproduction or use of Skyworks products, information or materials, except as may be provided in Skyworks Terms and Conditions of Sale

THE MATERIALS, PRODUCTS AND INFORMATION ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, INCLUDING FITNESS FOR A PARTICULAR PURPOSE OR USE, MERCHANTABILITY, PERFORMANCE, QUALITY OR NON-INFRINGEMENT OF ANY INTELLECTUAL PROPERTY RIGHT; ALL SUCH WARRANTIES ARE HEREBY EXPRESSLY DISCLAIMED. SKYWORKS DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. SKYWORKS SHALL NOT BE LIABLE FOR ANY DAMAGES, INCLUDING BUT NOT LIMITED TO ANY SPECIAL, INDIRECT, INCIDENTAL, STATUTORY, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS THAT MAY RESULT FROM THE USE OF THE MATERIALS OR INFORMATION, WHETHER OR NOT THE RECIPIENT OF MATERIALS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

Skyworks products are not intended for use in medical, lifesaving or life-sustaining applications, or other equipment in which the failure of the Skyworks products could lead to personal injury, death, physical or environmental damage. Skyworks customers using or selling Skyworks products for use in such applications do so at their own risk and agree to fully indemnify Skyworks for any damages resulting from such improper use or sale.

Customers are responsible for their products and applications using Skyworks products, which may deviate from published specifications as a result of design defects, errors, or operation of products outside of published parameters or design specifications. Customers should include design and operating safeguards to minimize these and other risks. Skyworks assumes no liability for applications assistance, customer product design, or damage to any equipment resulting from the use of Skyworks products outside of stated published specifications or parameters.

Skyworks, the Skyworks symbol, "Breakthrough Simplicity," DCR, Helios, HIP3, Innovation to Go, Intera, iPAC, LIPA, Polar Loop, and System Smart are trademarks or registered trademarks of Skyworks Solutions, Inc., in the United States and other countries. Third-party brands and names are for identification purposes only, and are the property of their respective owners. Additional information, including relevant terms and conditions, posted at www.skyworksinc.com, are incorporated by reference.